Please use this identifier to cite or link to this item: http://hdl.handle.net/123456789/10565
Full metadata record
DC FieldValueLanguage
dc.contributor.authorMohd Azlan Abu-
dc.contributor.authorHarlisya Harun-
dc.contributor.authorMohammad Yazdi Harmin-
dc.contributor.authorNoor Izzri Abdul Wahab-
dc.contributor.authorUniKL BMI-
dc.date.accessioned2015-07-29T17:07:17Z-
dc.date.available2015-07-29T17:07:17Z-
dc.date.issued2015-07-30-
dc.identifier.urihttp://localhost/xmlui/handle/123456789/10565-
dc.descriptionUniKL BMIen_US
dc.description.abstractTo provide fast digital communications systems, energy efficient, high-performance,low power is critical for decoding mobile receiver device. This paper proposes a low power optimization techniques in the Add Compare Select(ACS) unit for Space Time trelliscodes(STTC) Viterbi decoder. STTCV iterbi decoder is used as a reference case. This paper discusses about how to lower the power in the ACS architecture,to optimize the Viterbi decoder STTC in reducing the total power consumption. Based on the results of design and analysis, power consumption Viterbi decoder modeling, low power system for STTCV iterbi decoder is proposed. Design and optimization of ACS unit in STTCV iterbi decoding is done using Verilog HDL language. Power analysis tools in the softwareAlteraQuartus2 is used for the synthesis of total system power consumption. Optimization strategy showed an increase of 83% power reduction compared to previous studies.en_US
dc.language.isoenen_US
dc.subjectPower Consumptionen_US
dc.subjectSpace Time Trellis Codeen_US
dc.subjectViterbi Decoderen_US
dc.titlePower Consumption Optimization Techniquein ACS For Space Time Trellis Code Viterbi Decoderen_US
dc.typeWorking Paperen_US
dc.conference.name2015 International Power Engineering and Optimization Conferenceen_US
dc.conference.year2015en_US
Appears in Collections:Conference Paper



Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.