Please use this identifier to cite or link to this item: http://hdl.handle.net/123456789/5215
Full metadata record
DC FieldValueLanguage
dc.contributor.authorM. Amir Abas, A. Asyraf-
dc.contributor.authorUniKL BMI-
dc.date.accessioned2013-12-09T08:51:07Z-
dc.date.available2013-12-09T08:51:07Z-
dc.date.issued2013-09-
dc.identifier.uri10.1109/CircuitsAndSystems.2013.6671569-
dc.identifier.urihttp://ieeexplore.ieee.org/stamp/stamp.jsp?tp=&arnumber=6671569-
dc.identifier.urihttp://ir.unikl.edu.my/jspui/handle/123456789/5215-
dc.description.abstractA low power Folded Cascode Track and Hold Amplifier (THA) circuit has been designed and analysed. The design of THA is to facilitate the development of ADC with specification 12-bit resolution, 125kSPS, and 1MHz. THA is used to sample and hold the input signal before it is being digitized. Ideally, signal that passed through THA circuit should not degrade the quality. Therefore high gain factor is very important to maintain the virtual ground on THA circuit. A simulation analysis was carried out to explore the operation of three different types of Folded Cascode circuits with the aims to identify the best techniques for increasing gain, decreasing speed and good ICMR parameter. The simulation was carried out at gate level using CMOS 0.18μm mixed signal process technology.en_US
dc.language.isoenen_US
dc.publisherIEEEen_US
dc.subjectTrack and Holden_US
dc.subjectLow Poweren_US
dc.subjectCMOS Mixed Signalen_US
dc.subjectTransmission Gate-Levelen_US
dc.subjectADC-DACen_US
dc.titleGain Stabilization Mechanism Through Dynamic Common Mode Feedback and Gain Booster in Folded Cascode Track and Hold (T/H) Circuiten_US
dc.conference.name2013 IEEE International Conference on Circuits and Systemsen_US
dc.conference.year2013en_US
Appears in Collections:Conference Paper



Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.