Please use this identifier to cite or link to this item: http://hdl.handle.net/123456789/10565
Title: Power Consumption Optimization Techniquein ACS For Space Time Trellis Code Viterbi Decoder
Authors: Mohd Azlan Abu
Harlisya Harun
Mohammad Yazdi Harmin
Noor Izzri Abdul Wahab
UniKL BMI
Keywords: Power Consumption
Space Time Trellis Code
Viterbi Decoder
Issue Date: 30-Jul-2015
Abstract: To provide fast digital communications systems, energy efficient, high-performance,low power is critical for decoding mobile receiver device. This paper proposes a low power optimization techniques in the Add Compare Select(ACS) unit for Space Time trelliscodes(STTC) Viterbi decoder. STTCV iterbi decoder is used as a reference case. This paper discusses about how to lower the power in the ACS architecture,to optimize the Viterbi decoder STTC in reducing the total power consumption. Based on the results of design and analysis, power consumption Viterbi decoder modeling, low power system for STTCV iterbi decoder is proposed. Design and optimization of ACS unit in STTCV iterbi decoding is done using Verilog HDL language. Power analysis tools in the softwareAlteraQuartus2 is used for the synthesis of total system power consumption. Optimization strategy showed an increase of 83% power reduction compared to previous studies.
Description: UniKL BMI
URI: http://localhost/xmlui/handle/123456789/10565
Appears in Collections:Conference Paper



Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.